2621: Difference between revisions
From Citylan
Jump to navigationJump to search
m Created page with ''''Universal Sync Generator (PAL)''' =Pinout= <pre> DIP17 +---\/---+ *CSYNC | 1 14| Vcc VRST | 2 13| OE CBLNK | 3 12| CLOCK VSR | 4 11| PCK …' |
(No difference)
|
Revision as of 22:36, 3 January 2011
Universal Sync Generator (PAL)
Pinout
DIP17
+---\/---+
*CSYNC | 1 14| Vcc
VRST | 2 13| OE
CBLNK | 3 12| CLOCK
VSR | 4 11| PCK
CBF | 5 10| CK4
HRST | 6 9| CK2
Vss | 7 8| RESET
+--------+
Frequency
DIP14
Set reader to FREQ, put black probe to GND, red probe to 12 to measure CPU clock
External links
Files
-
2621 Datasheet